Design on mixed-voltage I/O buffers with consideration of hot-carrier reliability

Ming-Dou Ker*, Fang Ling Hu

*此作品的通信作者

    研究成果: Conference contribution同行評審

    12 引文 斯高帕斯(Scopus)

    摘要

    A new circuit design for mixed-voltage I/O buffers to prevent hot-carrier degradation is proposed. The mixed-voltage (2×VDD tolerant) I/O buffer is designed with hot-carrier-prevented circuits in a 0.18-μm CMOS process to receive 3.3-V (2×VDD tolerant) input signals without suffering gate-oxide reliability, circuit leakage issues, and hot-carrier degradation. In the experimental chip, the proposed mixed-voltage I/O buffer can be operated with signal speed of up to 266 MHz, which can fully meet the applications of PCI-X 2.0.

    原文English
    主出版物標題2007 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2007 - Proceedings of Technical Papers
    DOIs
    出版狀態Published - 28 9月 2007
    事件2007 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2007 - Hsinchu, Taiwan
    持續時間: 25 4月 200727 4月 2007

    出版系列

    名字2007 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2007 - Proceedings of Technical Papers

    Conference

    Conference2007 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2007
    國家/地區Taiwan
    城市Hsinchu
    期間25/04/0727/04/07

    指紋

    深入研究「Design on mixed-voltage I/O buffers with consideration of hot-carrier reliability」主題。共同形成了獨特的指紋。

    引用此