Design of charge pump circuit with consideration of gate-oxide reliability in low-voltage CMOS processes

Ming-Dou Ker*, Shih Lun Chen, Chia Shen Tsai

*此作品的通信作者

    研究成果: Article同行評審

    186 引文 斯高帕斯(Scopus)

    摘要

    A new charge pump circuit with consideration of gate-oxide reliability is designed with two pumping branches in this paper. The charge transfer switches in the new proposed circuit can be completely turned on and turned off, so its pumping efficiency is higher than that of the traditional designs. Moreover, the maximum gate-source and gate-drain voltages of all devices in the proposed charge pump circuit do not exceed the normal operating power supply voltage (VDD). Two test chips have been implemented in a 0.35-μm 3.3-V CMOS process to verify the new proposed charge pump circuit. The measured output voltage of the new proposed four-stage charge pump circuit with each pumping capacitor of 2 pF to drive the capacitive output load is around 8.8 V under 3.3-V power supply (VDD = 3.3 V), which is limited by the junction breakdown voltage of the parasitic pn-junction in the given process. The new proposed circuit is suitable for applications in low-voltage CMOS processes because of its high pumping efficiency and no overstress across the gate oxide of devices.

    原文English
    頁(從 - 到)1100-1107
    頁數8
    期刊IEEE Journal of Solid-State Circuits
    41
    發行號5
    DOIs
    出版狀態Published - 1 5月 2006

    指紋

    深入研究「Design of charge pump circuit with consideration of gate-oxide reliability in low-voltage CMOS processes」主題。共同形成了獨特的指紋。

    引用此