Design and anaylsis of A 2.5-Gbps optical receiver analog front-end in a 0.35-μm digital CMOS technology

Wei-Zen Chen*, Chao Hsin Lu

*此作品的通信作者

    研究成果: Article同行評審

    50 引文 斯高帕斯(Scopus)

    摘要

    This paper presents the design of an optical receiver analog front-end circuit capable of operating at 2.5 Gbit/s. Fabricated in a low-cost 0.35-μm digital CMOS process, this integrated circuit integrates both transimpedance amplifier and post limiting amplifier on a single chip. In order to facilitate high-speed operations in a low-cost CMOS technology, the receiver front-end has been designed utilizing several enhanced bandwidth techniques, including inductive peaking and current injection. Moreover, a power optimization methodology for a multistage wide band amplifier has been proposed. The measured input-referred noise of the optical receiver is about 0.8μArms. The input sensitivity of the receiver front-end is 16 μA 2.5-Gbps operation with bit-error rate less than 10-12 and the output swing is about 250 mV (single-ended). The front-end circuit drains a total current of 33 mA from a 3-V supply. Chip size is μm × 1500 μm.

    原文English
    頁(從 - 到)977-983
    頁數7
    期刊IEEE Transactions on Circuits and Systems I: Regular Papers
    53
    發行號5
    DOIs
    出版狀態Published - 1 5月 2006

    指紋

    深入研究「Design and anaylsis of A 2.5-Gbps optical receiver analog front-end in a 0.35-μm digital CMOS technology」主題。共同形成了獨特的指紋。

    引用此