Corner spacer design for performance optimization of multi-gate InGaAs-OI FinFET with gate-To-source/drain underlap

Vita Pi Ho Hu, Chang Ting Lo, Angada B. Sachid, Pin Su, Chen-Ming Hu

研究成果: Conference contribution同行評審

9 引文 斯高帕斯(Scopus)

摘要

Corner spacer design is investigated to improve the performance of multi-gate InGaAs-OI FinFET with gate-To-source/drain underlap compared with the all vacuum and all nitride spacer devices. All vacuum spacer devices with low permittivity reduce fringing capacitance and improve performance. However, for gate-To-source/drain underlap InGaAs-OI FinFET, all vacuum spacer device degrades source/drain resistance (Rsd) and ON current (Ion), thus exhibiting slight improvement in inverter delay compared with the all nitride spacer device. Corner spacer design comprising of high-k and low-k composite spacer is proposed to optimize Rsd and capacitance, and hence improve delay. Various lengths and heights of corner spacer for InGaAs-OI FinFET with different underlap length and fin height aspect ratio are investigated to optimized performance. The optimized corner spacer design is: (a) the length of corner spacer (Lcorner) is approximately equal to underlap length (Lun), and (b) the height of corner spacer (Hcorner) is proportional to the sum of fin height (Hfin) and gate oxide thickness (Tox). Compared with the all vacuum spacer InGaAs-OI FinFET with Lun = 6 nm, the optimized corner spacer design exhibits 36% and 10% improvements in Ion and inverter delay, respectively.

原文English
主出版物標題2016 International Symposium on VLSI Technology, Systems and Application, VLSI-TSA 2016
發行者Institute of Electrical and Electronics Engineers Inc.
ISBN(電子)9781467394789
DOIs
出版狀態Published - 27 5月 2016
事件International Symposium on VLSI Technology, Systems and Application, VLSI-TSA 2016 - Hsinchu, 台灣
持續時間: 25 4月 201627 4月 2016

出版系列

名字2016 International Symposium on VLSI Technology, Systems and Application, VLSI-TSA 2016

Conference

ConferenceInternational Symposium on VLSI Technology, Systems and Application, VLSI-TSA 2016
國家/地區台灣
城市Hsinchu
期間25/04/1627/04/16

指紋

深入研究「Corner spacer design for performance optimization of multi-gate InGaAs-OI FinFET with gate-To-source/drain underlap」主題。共同形成了獨特的指紋。

引用此