TY - JOUR
T1 - Configurable analog routing methodology via technology and design constraint unification
AU - Pan, Po Cheng
AU - Chen, Hung-Ming
AU - Cheng, Yi Kan
AU - Liu, Jill
AU - Hu, Wei Yi
PY - 2012
Y1 - 2012
N2 - In this paper, we present a novel configurable analog routing methodology for more efficient analog layout automation. By the help of OpenAccess constraint group format, the technology process rules and analog layout design intention/constraints are unified through schematic level to layout level. In contrast to self-defined constraint format in prior arts, proposed approach manipulates the analog routing characteristic based on the unified constraints. In different circuit hierarchies defined by circuit designers or extracted by existing placement, the hierarchical structure is formed as specific analog layout constraint groups. This work efficiently facilitates analog routing strategy which honors the specific analog constraints. By practicing on an analog functional block of tsmc 40nm SoC design which guarantees to be legalized and satisfies required analog constraints by DRC/LVS and post-layout simulation respectively, the results in wire matching for signal integrity show that the different routing priority generated by our approach can have significant performance impact.
AB - In this paper, we present a novel configurable analog routing methodology for more efficient analog layout automation. By the help of OpenAccess constraint group format, the technology process rules and analog layout design intention/constraints are unified through schematic level to layout level. In contrast to self-defined constraint format in prior arts, proposed approach manipulates the analog routing characteristic based on the unified constraints. In different circuit hierarchies defined by circuit designers or extracted by existing placement, the hierarchical structure is formed as specific analog layout constraint groups. This work efficiently facilitates analog routing strategy which honors the specific analog constraints. By practicing on an analog functional block of tsmc 40nm SoC design which guarantees to be legalized and satisfies required analog constraints by DRC/LVS and post-layout simulation respectively, the results in wire matching for signal integrity show that the different routing priority generated by our approach can have significant performance impact.
UR - http://www.scopus.com/inward/record.url?scp=84872312470&partnerID=8YFLogxK
U2 - 10.1145/2429384.2429517
DO - 10.1145/2429384.2429517
M3 - Conference article
AN - SCOPUS:84872312470
SN - 1092-3152
SP - 620
EP - 626
JO - IEEE/ACM International Conference on Computer-Aided Design, Digest of Technical Papers, ICCAD
JF - IEEE/ACM International Conference on Computer-Aided Design, Digest of Technical Papers, ICCAD
M1 - 6386736
T2 - 2012 30th IEEE/ACM International Conference on Computer-Aided Design, ICCAD 2012
Y2 - 5 November 2012 through 8 November 2012
ER -