Comprehensive Analysis on Electrical Characteristics of Pi-Gate Poly-Si Junctionless FETs

Dong Ru Hsieh, Jer Yi Lin, Po Yi Kuo, Tien-Sheng Chao*

*此作品的通信作者

研究成果: Article同行評審

9 引文 斯高帕斯(Scopus)

摘要

In this paper, the electrical characteristics of the Pi-gate junctionless FETs (PG JL FETs) with the in situ n+ doped poly-Si (DP-Si) fin-channels have been experimentally investigated and comprehensively discussed. The subthreshold behavior and threshold voltage of the PG JL FETs are sensitive to the channel dimensions, especially the channel width. The crystallinity, carrier mobility, and effective carrier concentration in the DP-Si films are dependent on the initial DP-Si film thicknesses, which directly influence the on current and threshold voltage of the PG JL FETs. Based on an evaluation on the subthreshold behavior and the driving current, we found that the PG JL FETs with the low/high aspect ratio (A.R. = channel thickness/channel width) are separately suitable for the low-power/high-performance applications. Among these PG JL FETs, the device with a proper A.R. (3.35) exhibits a relatively steep subthreshold swing (S.S.) of 66 mV/decade and the highest ON/OFF currents ratio (I ON I OFF) of 1.2× 10-8 (VD =1V). These devices are very promising candidates for future multifunctional 3-D integrated circuit applications.

原文English
文章編號7934337
頁(從 - 到)2992-2998
頁數7
期刊IEEE Transactions on Electron Devices
64
發行號7
DOIs
出版狀態Published - 1 7月 2017

指紋

深入研究「Comprehensive Analysis on Electrical Characteristics of Pi-Gate Poly-Si Junctionless FETs」主題。共同形成了獨特的指紋。

引用此