Area-efficient power-rail ESD clamp circuit with SCR device embedded into ESD-transient detection circuit in a 65nm CMOS process

Chih Ting Yeh, Ming-Dou Ker

    研究成果: Conference contribution同行評審

    1 引文 斯高帕斯(Scopus)

    摘要

    An area-efficient power-rail electrostatic discharge (ESD) clamp circuit with silicon-controlled rectifier (SCR) as main ESD clamp device has been proposed and verified in a 65nm CMOS process. By modifying the layout structure, the ESD-transient detection circuit can be totally embedded in the SCR device. From the measured results, the proposed power-rail ESD clamp circuit with SCR width of 45μm can achieve 7kV human-body-model (HBM) and 350V machinemodel (MM) ESD levels under the ESD stress event, while consuming the standby leakage current in the order of nano-ampere at room temperature under the normal circuit operating condition with 1V bias.

    原文English
    主出版物標題2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013
    DOIs
    出版狀態Published - 2013
    事件2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013 - Hsinchu, 台灣
    持續時間: 22 4月 201324 4月 2013

    出版系列

    名字2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013

    Conference

    Conference2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013
    國家/地區台灣
    城市Hsinchu
    期間22/04/1324/04/13

    指紋

    深入研究「Area-efficient power-rail ESD clamp circuit with SCR device embedded into ESD-transient detection circuit in a 65nm CMOS process」主題。共同形成了獨特的指紋。

    引用此