Anticipatory access pipeline design for phased cache

Chih Wen Hsueh*, Jen Feng Chung, Lan-Da Van, Chin-Teng Lin

*此作品的通信作者

研究成果: Conference contribution同行評審

摘要

For an embedded processor, the cache design almost occupies half chip area and power consumption. According to Amdahl's law, if the power consumption of cache memories is reduced, the embedded processor can significantly save much power. However, the cache misses result in the penalty of thousands of cycles waiting and power consumption due to increasing the number of external memory access. Based on the above reason, the phased cache design is proposed and can largely improve the power consumption which wastes a set-associative cache. In this paper, the embedded pipelining processor without stalling and low-power phase cache is practiced with high-level simulation to achieve high-performance and low-power design. As experimental results, the proposed phase cache can reduce 44% power consumption compared with traditional one-access-cycle cache and eliminate pipeline stalls incurred by phased cache with only 6% gate count overhead.

原文American English
主出版物標題2008 IEEE International Symposium on Circuits and Systems, ISCAS 2008
發行者IEEE
頁面2342-2345
頁數4
ISBN(列印)9781424416844
DOIs
出版狀態Published - 2008
事件2008 IEEE International Symposium on Circuits and Systems, ISCAS 2008 - Seattle, WA, 美國
持續時間: 18 5月 200821 5月 2008

出版系列

名字Proceedings - IEEE International Symposium on Circuits and Systems
ISSN(列印)0271-4310

Conference

Conference2008 IEEE International Symposium on Circuits and Systems, ISCAS 2008
國家/地區美國
城市Seattle, WA
期間18/05/0821/05/08

指紋

深入研究「Anticipatory access pipeline design for phased cache」主題。共同形成了獨特的指紋。

引用此