Anomalous gate-edge leakage induced by high tensile stress in NMOSFET

Po-Tsun Liu*, Chen Shuo Huang, Peng Soon Lim, Da Yuan Lee, Shueh Wen Tsao, Chi Chun Chen, Hun Jan Tao, Yuh Jier Mii

*此作品的通信作者

研究成果: Article同行評審

2 引文 斯高帕斯(Scopus)

摘要

Anomalously high gate tunneling current, induced by high-tensile-stress memorization technique, is reported in this letter. Carrier-separation measurement method shows that the increased gate tunneling current is originated from the higher gate-to-source/drain (S/D) tunneling current, which worsens when channel length is getting shorter. Also, the device with enhanced tensile strain exhibits 9% higher gate-to-S/D overlapping capacitance. These data indicate that the anomalously high gate tunneling current could be attributed to the high tensile strain that induces the effects of excessive lightly doped dopant diffusion and higher gate-edge damage. The proposed inference is confirmed by channel hot-electron stress.

原文English
頁(從 - 到)1249-1251
頁數3
期刊Ieee Electron Device Letters
29
發行號11
DOIs
出版狀態Published - 2008

指紋

深入研究「Anomalous gate-edge leakage induced by high tensile stress in NMOSFET」主題。共同形成了獨特的指紋。

引用此