An optimal silicidation technique for electrostatic discharge protection sub-100 nm CMOS devices in VLSI circuit

Shao Ming Yu, Jam Wen Lee, Yi-Ming Li*

*此作品的通信作者

研究成果: Article同行評審

摘要

In this paper we propose a silicide design consideration for electrostatic discharge (ESD) protection in nanoscale CMOS devices. According to our practical implementation, it is found that a comprehensive silicide optimization can be achieved on the gate, drain, and source sides with very few testkey designs. Our study shows that there is a high characteristic efficiency for various conditions; in particular, for optimizing the performance of sub-100 nm complementary metal-oxide-semiconductor devices in system-on-a-chip era.

原文English
頁(從 - 到)213-217
頁數5
期刊Microelectronic Engineering
84
發行號2
DOIs
出版狀態Published - 2月 2007

指紋

深入研究「An optimal silicidation technique for electrostatic discharge protection sub-100 nm CMOS devices in VLSI circuit」主題。共同形成了獨特的指紋。

引用此