摘要
In this paper we propose a silicide design consideration for electrostatic discharge (ESD) protection in nanoscale CMOS devices. According to our practical implementation, it is found that a comprehensive silicide optimization can be achieved on the gate, drain, and source sides with very few testkey designs. Our study shows that there is a high characteristic efficiency for various conditions; in particular, for optimizing the performance of sub-100 nm complementary metal-oxide-semiconductor devices in system-on-a-chip era.
原文 | English |
---|---|
頁(從 - 到) | 213-217 |
頁數 | 5 |
期刊 | Microelectronic Engineering |
卷 | 84 |
發行號 | 2 |
DOIs | |
出版狀態 | Published - 2月 2007 |