An incremental simulation technique based on delta model for lifetime yield analysis

Nguyen Cao Qui, Si Rong He, Chien-Nan Liu

研究成果: Article同行評審

1 引文 斯高帕斯(Scopus)

摘要

As devices continue to shrink, the parameter shift due to process variation and aging effects has an increasing impact on the circuit yield and reliability. However, predicting how long a circuit can maintain its design yield above the design specification is difficult because the design yield changes during the aging process. Moreover, performing Monte Carlo (MC) simulation iteratively during aging analysis is infeasible. Therefore, most existing approaches ignore the continuity during simulations to obtain high speed, which may result in accumulation of extrapolation errors with time. In this paper, an incremental simulation technique is proposed for lifetime yield analysis to improve the simulation speed while maintaining the analysis accuracy. Because aging is often a gradual process, the proposed incremental technique is effective for reducing the simulation time. For yield analysis with degraded performance, this incremental technique also reduces the simulation time because each sample is the same circuit with small parameter changes in the MC analysis. When the proposed dynamic aging sampling technique is employed, 50× speedup can be obtained with almost no decline accuracy, which considerably improves the efficiency of lifetime yield analysis.

原文English
頁(從 - 到)2370-2378
頁數9
期刊IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
E100A
發行號11
DOIs
出版狀態Published - 11月 2017

指紋

深入研究「An incremental simulation technique based on delta model for lifetime yield analysis」主題。共同形成了獨特的指紋。

引用此