An efficient approach with scaling capability to improve existing memory power model

Wen Tsan Hsieh*, Chi Chia Yu, Chien-Nan Liu, Yi Fang Chiu

*此作品的通信作者

研究成果: Article同行評審

摘要

Embedded memories have been used extensively in modern SoC designs. In order to estimate the power consumption of an entire design correctly, an accurate memory power models are needed. However, the memory power model that is commonly used in commercial EDA tools is too simple to estimate the power consumption accurately. In this work, we develop two methods to improve the accuracy of memory power estimation. Our enhanced memory power model can consider not only the operation mode of memory access, but also the address switching effects with scaling capability. The proposed approach is very useful to be combined with the memory compiler to generate accurate power model for any specified memory size without extra characterization costs. Then the proposed dummy modular approach can link our enhanced memory power model into the existing power estimation flow smoothly. The experimental results have shown that the average error of our memory power model is only less than 5%.

原文English
頁(從 - 到)1038-1044
頁數7
期刊IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
E90-A
發行號5
DOIs
出版狀態Published - 1 1月 2007

指紋

深入研究「An efficient approach with scaling capability to improve existing memory power model」主題。共同形成了獨特的指紋。

引用此