An efficient approach to build accurate behavioral models of PLL designs

Chin Cheng Kuo*, Yu Chien Wang, Chien-Nan Liu

*此作品的通信作者

研究成果: Article同行評審

6 引文 斯高帕斯(Scopus)

摘要

In this paper, an efficient bottom-up extraction approach is presented to generate accurate behavioral models of PLL designs more quickly by using Verilog-AMS language. The main idea is to use a special "characterization mode" such that we can use only one input pattern to get all required circuit parameters with parasitic effects. After carefully adjustment, all parameters in our behavioral models can be measured at the outputs of the PLL system without simulating each block separately. Therefore, this approach is more suitable to accurately model protected IPs or flattened post-layout netlists. In the experimental results, we will build an accurate PLL behavioral model for demonstration and compare the results with HSPICE simulation and traditional behavioral models.

原文English
頁(從 - 到)391-398
頁數8
期刊IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
E89-A
發行號2
DOIs
出版狀態Published - 2006

指紋

深入研究「An efficient approach to build accurate behavioral models of PLL designs」主題。共同形成了獨特的指紋。

引用此