An automatic synthesis tool for nanometer low dropout regulator using simulation based model and geometric programming

Shih Hsin Hsu, Wei-Zen Chen, Jui Pin Zheng, Sean S.Y. Liu, Po Cheng Pan, Hung-Ming Chen

研究成果: Conference contribution同行評審

摘要

This paper presents an efficient synthesis framework for Low Dropout Regulator (LDOs) automatic design to facilitate varieties of power management ICs applications. A four-stage synthesizer is proposed to deal with topology selection, transistor sizing, and layout generation automatically. The proposed approach correctly describes device behaviors in moderate and strong inversion regions for current optimization. Without trivial trial and error procedure, the 'SPICE accuracy' device size mapping is provided, and the resulting layout is compact and regular while meeting analog design constraints. Using the proposed synthesis tool for LDO automatic design, a prototype chip has been successfully fabricated in 65nm CMOS process. The experimental results validate our methodology in industrial cases with high performance and meet all the target specifications.

原文English
主出版物標題Technical Papers of 2014 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2014
發行者IEEE Computer Society
ISBN(列印)9781479927760
DOIs
出版狀態Published - 2014
事件2014 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2014 - Hsinchu, Taiwan
持續時間: 28 4月 201430 4月 2014

出版系列

名字Technical Papers of 2014 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2014

Conference

Conference2014 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2014
國家/地區Taiwan
城市Hsinchu
期間28/04/1430/04/14

指紋

深入研究「An automatic synthesis tool for nanometer low dropout regulator using simulation based model and geometric programming」主題。共同形成了獨特的指紋。

引用此