An area-efficient variable length decoder IP core design for MPEG-1/2/4 video coding applications

Chih Da Chien*, Keng Po Lu, Yu Min Chen, Jiun-In  Guo, Yuan Sun Chu, Ching Lung Su

*此作品的通信作者

研究成果: Article同行評審

14 引文 斯高帕斯(Scopus)

摘要

This paper proposes an area-efficient variable length decoder (VLD) IP core design for MPEG-1/2/4 video coding applications. The proposed IP core exploits the parallel numerical matching in the MPEG-1/2/4 entropy decoding to achieve high data throughput rate in terms of limited hardware cost. This feature not only improves the performance of VLD, but also facilitates reducing the power consumption through lowering down the supply voltage while maintaining enough data throughput rate. Moreover, we propose a partial combinational component enabling approach for minimizing the power consumption of the proposed design. Based on 0.18-μm CMOS technology, the implementation results show that the proposed IP core operates at 125-MHz clock frequency with the cost of 13105 gates. In addition, the power consumption of the proposed design reaches 163.4 μW operated at 12.5 MHz with 0.9-V supply voltage, which is fast enough for MPEG-1/2/4 real-time decoding on 4CIF video@30 Hz. Compared to the existing designs, the proposed IP core possesses both higher data throughput and less hardware cost.

原文English
文章編號1705490
頁(從 - 到)1172-1178
頁數7
期刊IEEE Transactions on Circuits and Systems for Video Technology
16
發行號9
DOIs
出版狀態Published - 9月 2006

指紋

深入研究「An area-efficient variable length decoder IP core design for MPEG-1/2/4 video coding applications」主題。共同形成了獨特的指紋。

引用此