An all-digital power management unit with 90% power efficiency and ns-order voltage transition time for DVS operation in low power sensing SoC applications

Chung Shiang Wu, Kai Chun Lin, Yi Ping Kuo, Po-Hung Chen, Yuan Hua Chu, Wei Hwang

研究成果: Conference contribution同行評審

7 引文 斯高帕斯(Scopus)

摘要

A 1V∼1.2V battery input, 0.4V∼0.6V output low-power all-digital power management unit (PMU) composed of a high-efficiency digital buck converter (DBC) and a fast-transient digital low drop-out (DLDO) regulator is developed for energy-efficient SoC applications. A fully integrated 2-to-1 switched-capacitor DC-DC converter is combined together to reduce the quiescent current of digital control circuits. The digital pulse width modulation (DPWM) with clock frequency gating further reduces the power consumption of buck converter in steady state. From experiment results, the peak power efficiency of the proposed buck converter is 90% with an output power range of 30μW to 3mW and the peak current efficiency of DLDO is 98.8% at 5mW. Moreover, the proposed DLDO achieves 92ns/130ns transition time in 60mV voltage step to dynamically scaling the voltage of supply voltage in digital circuits. This chip is designed and fabricated in 65nm CMOS process for verification.

原文English
主出版物標題2015 IEEE International Symposium on Circuits and Systems, ISCAS 2015
發行者Institute of Electrical and Electronics Engineers Inc.
頁面1370-1373
頁數4
ISBN(電子)9781479983919
DOIs
出版狀態Published - 27 7月 2015
事件IEEE International Symposium on Circuits and Systems, ISCAS 2015 - Lisbon, Portugal
持續時間: 24 5月 201527 5月 2015

出版系列

名字Proceedings - IEEE International Symposium on Circuits and Systems
2015-July
ISSN(列印)0271-4310

Conference

ConferenceIEEE International Symposium on Circuits and Systems, ISCAS 2015
國家/地區Portugal
城市Lisbon
期間24/05/1527/05/15

指紋

深入研究「An all-digital power management unit with 90% power efficiency and ns-order voltage transition time for DVS operation in low power sensing SoC applications」主題。共同形成了獨特的指紋。

引用此