An all-digital pll with cascaded dynamic phase average loop for wide multiplication range applications

Pao Lung Chen, Ching Che Chung, Chen-Yi Lee

    研究成果: Conference article同行評審

    6 引文 斯高帕斯(Scopus)

    摘要

    An all-digital phase locked loop (ADPLL) with cascaded dynamic phase average (DPA) loop for wide multiplication range applications is presented in this paper. The multiplication factor can range from 4 to 65025 (255 × 255). The proposed architecture involves a minimum of hardware and improves jitter performance to reduce the noise and jitter associated with input reference. The dynamic phase averaging (DPA) loop control employing digital phase estimators (DPE) enhances frequency detection resolution and loop stability. A (Q.R) vector counter and an additional state counter serve as phase estimators. The proposed ADPLL includes cascaded DPA loops: the first stage is low frequency loop and the second stage is high frequency loop. A proto-type chip has been implemented with 0.18μm 1P6M CMOS process that can operate from 2MHz to 500MHz. The input frequency ranges from 5KHz to 50MHz. Thus it not only reduces the cost and design complexity of ADPLL, but also offers particular advantages for wide multiplication range applications.

    原文English
    文章編號1465725
    頁(從 - 到)4875-4878
    頁數4
    期刊Proceedings - IEEE International Symposium on Circuits and Systems
    DOIs
    出版狀態Published - 2005
    事件IEEE International Symposium on Circuits and Systems 2005, ISCAS 2005 - Kobe, 日本
    持續時間: 23 5月 200526 5月 2005

    指紋

    深入研究「An all-digital pll with cascaded dynamic phase average loop for wide multiplication range applications」主題。共同形成了獨特的指紋。

    引用此