摘要
This letter presents a design for a voltage and current reference (VCR) that utilizes a 0.18-μ m CMOS process. The design employs stacked-diode MOS transistors (SDMTs) to generate a voltage that is complementary to absolute temperature for the current reference (CR). By adjusting the transistor size ratio, this bias voltage exhibits the similar temperature coefficient (TC) as that of the resistor in the CR. To enhance temperature compensation, a reversely biased transistor is employed in the voltage reference (VR). Additionally, the cascode current mirror and SDMTs in the VR mitigate supply sensitivity in both voltage and current outputs. The VCR achieves a TC of 124 ppm/°C in VR and 264 ppm/°C in CR over a temperature range of - 40° C to 130° C. Furthermore, it achieves a line sensitivity of 0.011 %/V in VR and 0.094 %/V in CR while operating at 18.51 nW at room temperature. The active chip area of the VCR is approximately 25000μm2.
原文 | English |
---|---|
頁(從 - 到) | 179-182 |
頁數 | 4 |
期刊 | IEEE Solid-State Circuits Letters |
卷 | 7 |
DOIs | |
出版狀態 | Published - 2024 |