All-NMOS power-rail ESD clamp circuit with compact area and low leakage

C.-Y. Hsieh, Chun-Yu Lin

研究成果: Article同行評審

1 引文 斯高帕斯(Scopus)

摘要

ICs are susceptible to breakage due to electrostatic discharge (ESD), making ESD protection circuits necessary for ICs. In some applications, internal circuits may adopt an all n-type transistor design. In such cases, the ESD protection circuit should only use n-type transistors to reduce the number of process masks required. This work proposes both a basic and an improved design for an all-nMOS power-rail ESD clamp. The improved design uses a current mirror circuit and nMOS string to reduce chip area and leakage, respectively. These ESD protection circuits have been implemented and validated in a 0.18- $\mu $ m CMOS process. The proposed designs are cost-effective and offer higher ESD robustness for practical applications.
原文American English
頁(從 - 到)5205 - 5211
頁數7
期刊IEEE Transactions on Electron Devices
71
發行號9
DOIs
出版狀態Published - 9月 2024

指紋

深入研究「All-NMOS power-rail ESD clamp circuit with compact area and low leakage」主題。共同形成了獨特的指紋。

引用此