摘要
ICs are susceptible to breakage due to electrostatic discharge (ESD), making ESD protection circuits necessary for ICs. In some applications, internal circuits may adopt an all n-type transistor design. In such cases, the ESD protection circuit should only use n-type transistors to reduce the number of process masks required. This work proposes both a basic and an improved design for an all-nMOS power-rail ESD clamp. The improved design uses a current mirror circuit and nMOS string to reduce chip area and leakage, respectively. These ESD protection circuits have been implemented and validated in a 0.18- $\mu $ m CMOS process. The proposed designs are cost-effective and offer higher ESD robustness for practical applications.
原文 | American English |
---|---|
頁(從 - 到) | 5205 - 5211 |
頁數 | 7 |
期刊 | IEEE Transactions on Electron Devices |
卷 | 71 |
發行號 | 9 |
DOIs | |
出版狀態 | Published - 9月 2024 |