Aging-aware timing analysis and optimization considering path sensitization

Kai-Chiang Wu*, Diana Marculescu

*此作品的通信作者

研究成果: Conference contribution同行評審

19 引文 斯高帕斯(Scopus)

摘要

Device aging, which causes significant loss on circuit performance and lifetime, has been a main factor in reliability degradation of nanoscale designs. Aggressive technology scaling trends, such as thinner gate oxide without proportional down-scaling of supply voltage, necessitate an aging-aware analysis and optimization flow during early design stages. Since only a small portion of critical and near-critical paths can be sensitized and may determine the circuit delay under aging, path sensitization should also be explicitly addressed for more accurate and efficient optimization. In this paper, we first investigate the impact of path sensitization on aging-aware timing analysis and then present a novel framework for aging-aware timing optimization considering path sensitization. By extracting and manipulating critical sub-circuits accounting for the effective circuit delay, our proposed framework can reduce aging-induced performance degradation to only 1.21% or one-seventh of the original performance loss with less than 2% area overhead.

原文English
主出版物標題Proceedings - Design, Automation and Test in Europe Conference and Exhibition, DATE 2011
頁面1572-1577
頁數6
DOIs
出版狀態Published - 31 5月 2011
事件14th Design, Automation and Test in Europe Conference and Exhibition, DATE 2011 - Grenoble, 法國
持續時間: 14 3月 201118 3月 2011

出版系列

名字Proceedings -Design, Automation and Test in Europe, DATE
ISSN(列印)1530-1591

Conference

Conference14th Design, Automation and Test in Europe Conference and Exhibition, DATE 2011
國家/地區法國
城市Grenoble
期間14/03/1118/03/11

指紋

深入研究「Aging-aware timing analysis and optimization considering path sensitization」主題。共同形成了獨特的指紋。

引用此