Active guard ring to improve latch-up immunity

Hui Wen Tsai, Ming-Dou Ker

研究成果: Article同行評審

15 引文 斯高帕斯(Scopus)

摘要

A new design concept named as active guard ring and related circuit implementation to improve the latch-up immunity of ICs are proposed. Using additional sensing circuit and active buffer to turn ON the electrostatic discharge (ESD) protection transistors, the large-dimensional ESD (or I/O) devices can provide or receive extra compensation current to the negative or positive current perturbation during the latch-up current test. The new proposed solution has been verified in 0.6-μ m 5 V process to have much higher latch-up resistance compared with the conventional prevention method of guard ring in CMOS technology.

原文English
文章編號6937197
頁(從 - 到)4145-4152
頁數8
期刊IEEE Transactions on Electron Devices
61
發行號12
DOIs
出版狀態Published - 1 12月 2014

指紋

深入研究「Active guard ring to improve latch-up immunity」主題。共同形成了獨特的指紋。

引用此