Accurate performance evaluation of HEMT devices for high-speed logic applications through rigorous device modelling technique

Heng-Tung Hsu*, Chia Yuan Chang, Heng Shou Hsu, Edward Yi Chang

*此作品的通信作者

研究成果: Conference contribution同行評審

摘要

Tremendous progress has been made recently in the research of novel nanotechnology for future nano-electronic applications. Among all the possible technologies, III-V FETs particularly the heterostructure High Electron Mobility Transistors (HEMT) have demonstrated promising results to be the future device technology for high-speed logic applications. Precise evaluation of the delay performance for HEMT requires highly accurate intrinsic device models extracted from available measurements. In this paper, a rigorous device modelling technique based on 3-D full wave electromagnetic analysis of the device structure is presented. This technique is efficient and accurate, and the determined equivalent circuit model fits the measured S-parameter very well within the frequency range of interest.

原文English
主出版物標題2007 Asia-Pacific Microwave Conference, APMC
DOIs
出版狀態Published - 1 12月 2007
事件Asia-Pacific Microwave Conference, APMC 2007 - Bangkok, 泰國
持續時間: 11 12月 200714 12月 2007

出版系列

名字Asia-Pacific Microwave Conference Proceedings, APMC

Conference

ConferenceAsia-Pacific Microwave Conference, APMC 2007
國家/地區泰國
城市Bangkok
期間11/12/0714/12/07

指紋

深入研究「Accurate performance evaluation of HEMT devices for high-speed logic applications through rigorous device modelling technique」主題。共同形成了獨特的指紋。

引用此