摘要
Field Programmable Gate Arrays (FPGA's) are important devices for rapid system prototyping. Roth-Karp decomposition is one of the most popular decomposition techniques for Look-Up Table (LUT)-based FPGA technology mapping. In this paper, we propose a novel algorithm based on Binary Decision Diagrams (BDD's) for selecting good lambda set variables in Roth-Karp decomposition to minimize the number of consumed configurable logic blocks (CLB's) in FPGA's. The experimental results on a set of benchmarks show that our algorithm can produce much better results than the similar works of the previous approaches [1], [4].
原文 | English |
---|---|
頁(從 - 到) | 1813-1819 |
頁數 | 7 |
期刊 | IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences |
卷 | E80-A |
發行號 | 10 |
出版狀態 | Published - 25 10月 1997 |