A tree-topology multiplexer for multiphase clock system

Hungwen Lu*, Chau-Chin Su, Chien-Nan Liu

*此作品的通信作者

研究成果: Article同行評審

31 引文 斯高帕斯(Scopus)

摘要

This paper proposes a tree-topology multiplexer (MUX) that employs a multiphase low-frequency clock rather than a high-frequency clock. Analysis and simulation results show that the proposed design can achieve higher bandwidth and be less sensitive to process variations than the conventional single-stage MUX. In order to verify the feasibility, this proposed design is integrated with a multiphase phase-locked loop and a low-voltage differential signaling driver in a 0.18-μ CMOS technology. Measured results indicate that the proposed design can operate up to 7 gigabits/s under 0.3-UI jitter limitation.

原文American English
頁(從 - 到)124-131
頁數8
期刊IEEE Transactions on Circuits and Systems I: Regular Papers
56
發行號1
DOIs
出版狀態Published - 26 2月 2009

指紋

深入研究「A tree-topology multiplexer for multiphase clock system」主題。共同形成了獨特的指紋。

引用此