摘要
This paper proposes a tree-topology multiplexer (MUX) that employs a multiphase low-frequency clock rather than a high-frequency clock. Analysis and simulation results show that the proposed design can achieve higher bandwidth and be less sensitive to process variations than the conventional single-stage MUX. In order to verify the feasibility, this proposed design is integrated with a multiphase phase-locked loop and a low-voltage differential signaling driver in a 0.18-μ CMOS technology. Measured results indicate that the proposed design can operate up to 7 gigabits/s under 0.3-UI jitter limitation.
原文 | American English |
---|---|
頁(從 - 到) | 124-131 |
頁數 | 8 |
期刊 | IEEE Transactions on Circuits and Systems I: Regular Papers |
卷 | 56 |
發行號 | 1 |
DOIs | |
出版狀態 | Published - 26 2月 2009 |