A study of parasitic resistance effects in thin-channel polycrystalline silicon TFTs with tungsten-clad source/drain

Hsiao-Wen Zan*, Ting Chang Chang, Po Sheng Shih, Du Zen Peng, Po Yi Kuo, Tiao Yuan Huang, Chun Yen Chang, Po-Tsun Liu

*此作品的通信作者

研究成果: Article同行評審

11 引文 斯高帕斯(Scopus)

摘要

With selectively-deposited tungsten film grown on source/drain regions, the parasitic source/drain resistance of thin-channel polycrystalline silicon (poly-Si) thin film transistors can be greatly reduced, leading to the improvement of device driving ability. After extracting the parasitic resistance from characteristics of devices with different channel length, the influences of parasitic resistance on device performances were discussed. A physically-based equation containing the parasitic resistance effects was derived to explain the behavior of linear transconductance under high gate voltage. Good agreements were found between calculated and measured data for both the thin-channel devices with or without tungsten-clad source/drain structure.

原文English
頁(從 - 到)509-511
頁數3
期刊IEEE Electron Device Letters
24
發行號8
DOIs
出版狀態Published - 1 8月 2003

指紋

深入研究「A study of parasitic resistance effects in thin-channel polycrystalline silicon TFTs with tungsten-clad source/drain」主題。共同形成了獨特的指紋。

引用此