A novel self-aligned T-shaped gate process for deep submicron Si MOSFET's fabrication

Horng-Chih Lin*, Raymond Lin, Wen Fa Wu, Rong Ping Yang, Ming Shih Tsai, Tien-Sheng Chao, Tiao Yuan Huang

*此作品的通信作者

研究成果: Article同行評審

9 引文 斯高帕斯(Scopus)

摘要

T-shaped gate electrode is highly desired for high-speed FET fabrication since it can significantly reduce the gate resistance. In this study, we propose and demonstrate a self-aligned method of forming T-shaped gate which is suitable for ULSI Si-MOSFET's fabrication. This method employs CMP planarization, BOE selective etching and poly-Si sidewall spacer techniques to form the T-shaped poly-Si gate structure. Ti and Co silicidation were also incorporated to demonstrate the effectiveness of this process. Our experimental results indicate that the proposed process not only reduces the parasitic gate resistance, but also improves the thermal stability of the gate structure.

原文English
頁(從 - 到)26-28
頁數3
期刊Ieee Electron Device Letters
19
發行號1
DOIs
出版狀態Published - 1月 1998

指紋

深入研究「A novel self-aligned T-shaped gate process for deep submicron Si MOSFET's fabrication」主題。共同形成了獨特的指紋。

引用此