A new VLSI 2-D diagonal-symmetry filter architecture design

Pei Yu Chen*, Lan-Da Van, Hari C. Reddy, Chin-Teng Lin

*此作品的通信作者

研究成果: Conference contribution同行評審

12 引文 斯高帕斯(Scopus)

摘要

In this paper, we propose two new two-dimensional (2-D) IIR and FIR filter architectures for 2-D transfer function with diagonal symmetry. The presented type-I structure with diagonal symmetry has the lowest number of multipliers, and zero latency without sacrificing the number of the delay elements. Importantly, the proposed type-II IIR filter possesses high speed, local broadcast, and the same number of multipliers and latency as the type I shows at expense of a slight increment of number of delay elements.

原文American English
主出版物標題Proceedings of APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems
發行者IEEE
頁面320-323
頁數4
ISBN(列印)9781424423422
DOIs
出版狀態Published - 2008
事件APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems - Macao, 中國
持續時間: 30 11月 20083 12月 2008

出版系列

名字IEEE Asia-Pacific Conference on Circuits and Systems, Proceedings, APCCAS

Conference

ConferenceAPCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems
國家/地區中國
城市Macao
期間30/11/083/12/08

指紋

深入研究「A new VLSI 2-D diagonal-symmetry filter architecture design」主題。共同形成了獨特的指紋。

引用此