A New On-Chip ESD Protection Circuit with Dual Parasitic SCR Structures for CMOS VLSI

Chung-Yu Wu*, Ming-Dou Ker, Chung Yuan Lee, Joe Ko

*此作品的通信作者

研究成果: Article同行評審

13 引文 斯高帕斯(Scopus)

摘要

A new CMOS on-chip electrostatic discharge (ESD) protection circuit which consists of dual parasitic SCR structures is proposed and investigated. Experimental results show that with a small layout area of 8800 μm2, the protection circuit can successfully perform negative and positive ESD protection with failure thresholds greater than ±1 and ±10 kV in machine-mode (MM) and human-body-mode (HBM) testing, respectively. The low ESD trigger voltages in both SCR's can be readily achieved through proper circuit design and without involving device or junction breakdown. The input capacitance of the proposed protection circuit is very low and no diffusion resistor between I/O pad and internal circuits is required, so it is suitable for high-speed applications. Moreover, this ESD protection circuit is fully process compatible with CMOS technologies.

原文English
頁(從 - 到)274-280
頁數7
期刊IEEE Journal of Solid-State Circuits
27
發行號3
DOIs
出版狀態Published - 1 1月 1992

指紋

深入研究「A New On-Chip ESD Protection Circuit with Dual Parasitic SCR Structures for CMOS VLSI」主題。共同形成了獨特的指紋。

引用此