摘要
In this paper, we propose a new two-dimensional (2-D) systolic-array digital filter using locally broadcast scheme that is the hybrid of a modified reordering and another systolic transformation. This architecture occupies locally broadcast, lower quantization error and zero latency without sacrificing the number of multipliers as well as delay elements under the accepted critical period. In addition, the widely used 2-D cascaded systolic digital filter can be described and reconstructed by similar methodology.
原文 | English |
---|---|
頁面 | 579-582 |
頁數 | 4 |
DOIs | |
出版狀態 | Published - 2000 |
事件 | 2000 IEEE Asia-Pacific Conference on Circuits and Systems: Electronic Communication Systems - Tianjin, 中國 持續時間: 4 12月 2000 → 6 12月 2000 |
Conference
Conference | 2000 IEEE Asia-Pacific Conference on Circuits and Systems: Electronic Communication Systems |
---|---|
國家/地區 | 中國 |
城市 | Tianjin |
期間 | 4/12/00 → 6/12/00 |