A low power turbo/Viterbi decoder for 3GPP2 applications

Chien Ching Lin*, Yen Hsu Shih, Hsie-Chia Chang, Chen-Yi Lee

*此作品的通信作者

    研究成果: Article同行評審

    16 引文 斯高帕斯(Scopus)

    摘要

    This paper presents a channel decoder that completes both turbo and Viterbi decodings, which are pervasive in many wireless communication systems, especially those that require very low signal-to-noise ratios. The trellis decoding algorithm merges them with less redundancy. However, the implementation is still challenging due to the power consumption in wearable devices. This research investigates an optimized memory scheme and rescheduled data flow to reduce power consumption and chip area. The memory access is reduced by buffering the input symbols, and the area is reduced by reducing the embedded interleaver memory. A test chip is fabricated in a 1.8 V 0.18-μm standard CMOS technology and verified to provide 4.25-Mb/s turbo decoding and 5.26-Mb/s Viterbi decoding. The measured power dissipation is 83 mW, while decoding a 3.1 Mb/s turbo encoded data stream with six iterations for each block. The power consumption in Viterbi decoding is 25.1 mW in the 1-Mb/s data rate. The measurement shows the power dissipation is 83 mW for the turbo decoding with six iterations at 3.1 Mb/s, and 25.1 mW for the Viterbi decoding at 1 Mb/s.

    原文English
    文章編號1637472
    頁(從 - 到)426-430
    頁數5
    期刊IEEE Transactions on Very Large Scale Integration (VLSI) Systems
    14
    發行號4
    DOIs
    出版狀態Published - 1 4月 2006

    指紋

    深入研究「A low power turbo/Viterbi decoder for 3GPP2 applications」主題。共同形成了獨特的指紋。

    引用此