A low-jitter ADPLL with adaptive high-order loop filter and fine grain varactor based DCO

Chia Chen Chang, Yu Tung Chin, Hossameldin A. Ibrahim, Kang Yu Chang, Shyh Jye Jou*

*此作品的通信作者

研究成果: Conference contribution同行評審

摘要

An all-digital phase-locked loop (ADPLL) with adaptive higher-order filter is proposed in this paper. The proposed ADPLL can select the first to third order of the loop filter by turning the IIR filter to adjust the system performance and attenuate input noise. Moreover, the phenomenon that spurious tone is getting closer to the main tone at higher-order ADPLL will be analyzed in this paper. The chip has been designed and implemented in TSMC 40 nm GP 1P10M CMOS process technology. The total area of the ADPLL core is 0.0106 mm2. By turning on the IIR filter, the measured rms jitter is 0.6 ps (0.298 % UI) and the power consumption is 5.1 mW from a 0.9 V supply at 4.96 GHz output frequency with 40 MHz reference clock.

原文English
主出版物標題2021 IEEE International Symposium on Circuits and Systems, ISCAS 2021 - Proceedings
發行者Institute of Electrical and Electronics Engineers Inc.
ISBN(電子)9781728192017
DOIs
出版狀態Published - 22 5月 2021
事件53rd IEEE International Symposium on Circuits and Systems, ISCAS 2021 - Daegu, Korea, Republic of
持續時間: 22 5月 202128 5月 2021

出版系列

名字Proceedings - IEEE International Symposium on Circuits and Systems
2021-May
ISSN(列印)0271-4310

Conference

Conference53rd IEEE International Symposium on Circuits and Systems, ISCAS 2021
國家/地區Korea, Republic of
城市Daegu
期間22/05/2128/05/21

指紋

深入研究「A low-jitter ADPLL with adaptive high-order loop filter and fine grain varactor based DCO」主題。共同形成了獨特的指紋。

引用此