A layout-aware automatic sizing approach for retargeting analog integrated circuits

Yen Lung Chen, Yi Ching Ding, Yu Ching Liao, Hsin Ju Chang, Chien-Nan Liu

研究成果: Conference contribution同行評審

7 引文 斯高帕斯(Scopus)

摘要

Automatically retargeting analog designs to new technology is an efficient solution for reusing analog IPs. However, most of previous approaches focus on layout retargeting only. How to obtain the new device sizes for another technology is often not discussed. Simply scaling the device sizes may not reach the desired performance due to the non-ideal effects. Therefore, a layout-aware automatic sizing flow for retargeting analog circuits is proposed in this paper. Based on the layout template extracted from the original design, the layout-induced parasitic effects in new technology are also considered in the sizing flow. Since the possible performance degradation has been considered, no redesign cycles and reserved design margins are required in the proposed sizing flow, which significantly reduces the design overhead. As shown in the experimental results, the design retargeting can be finished in one second by using the proposed flow, which demonstrates the feasibility and efficiency of this approach.

原文English
主出版物標題2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013
DOIs
出版狀態Published - 15 8月 2013
事件2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013 - Hsinchu, 台灣
持續時間: 22 4月 201324 4月 2013

出版系列

名字2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013

Conference

Conference2013 International Symposium on VLSI Design, Automation, and Test, VLSI-DAT 2013
國家/地區台灣
城市Hsinchu
期間22/04/1324/04/13

指紋

深入研究「A layout-aware automatic sizing approach for retargeting analog integrated circuits」主題。共同形成了獨特的指紋。

引用此