A High-Voltage-Tolerant and Precise Charge-Balanced Neuro-Stimulator in Low Voltage CMOS Process

Zhicong Luo, Ming-Dou Ker

研究成果: Article同行評審

63 引文 斯高帕斯(Scopus)

摘要

This paper presents a 4 × VDD neuro-stimulator in a 0.18-μm 1.8 V/3.3 V CMOS process. The self-adaption bias technique and stacked MOS configuration are used to prevent transistors from the electrical overstress and gate-oxide reliability issue. A high-voltage-tolerant level shifter with power-on protection is used to drive the neuro-stimulator The reliability measurement of up to 100 million periodic cycles with 3000-μA biphasic stimulations in 12-V power supply has verified that the proposed neuro-stimulator is robust. Precise charge balance is achieved by using a novel current memory cell with the dual calibration loops and leakage current compensation. The charge mismatch is down to 0.25% over all the stimulus current ranges (200-300 μA) The residual average dc current is less than 6.6 nA after shorting operation.

原文English
文章編號7440898
頁(從 - 到)1087-1099
頁數13
期刊IEEE Transactions on Biomedical Circuits and Systems
10
發行號6
DOIs
出版狀態Published - 12月 2016

指紋

深入研究「A High-Voltage-Tolerant and Precise Charge-Balanced Neuro-Stimulator in Low Voltage CMOS Process」主題。共同形成了獨特的指紋。

引用此