摘要
In this paper, we extend our generalized methodology for designing a lower-error and area-time efficient 2's-complement fixed-width Booth multiplier that receives two n-bit numbers and produces an n-bit product. The generalized methodology involving three steps results in several better error-compensation biases. These better error-compensation biases can be mapped to low-error fixed-width Booth multipliers suitable for VLSI implementation. Finally, we successfully apply the proposed fixed-width Booth multipliers to speech signal processing. The simulation results show that the performance is superior to that using the direct-truncation fixed-width Booth multiplier.
原文 | English |
---|---|
頁(從 - 到) | I9-I12 |
期刊 | Midwest Symposium on Circuits and Systems |
卷 | 1 |
DOIs | |
出版狀態 | Published - 2004 |
事件 | The 2004 47th Midwest Symposium on Circuits and Systems - Conference Proceedings - Hiroshima, 日本 持續時間: 25 7月 2004 → 28 7月 2004 |