A 802.15.3c/802.11ad compliant 24 Gb/s FFT processor for 60 GHz communication systems

Henry Lopez Davila, Chun Yi Liu, Wei Chang Liu, Shen Jui Huang, Shyh Jye Jou, Sau Gee Chen

研究成果: Conference contribution同行評審

3 引文 斯高帕斯(Scopus)

摘要

This paper, we present a 24 Gb/s 512-point 8X-parallel FFT processor for 60 GHz communication systems. The proposed design is a pipelined Multipath Delay Feedback (MDF) radix-23 architecture, which exploits the parallelism of the multipath scheme together with pipeline technique to achieve a high throughput rate. Besides, the proposed FFT processor is implemented with an area efficient optimized multiplier architecture that avoid the need to store the twiddle factor in memory and a dynamic scaling technique to enhance the SQNR, allowing the FFT to operate with 16-QAM and 64-QAM for single carrier (SC) and orthogonal frequency-division multiplexing(OFDM) schemes. This FFT processor has been implemented in a SC/OFDM dual-mode baseband receiver satisfying the requirements of the 802.15.3c/802.11ad standard with a 40nm CMOS process. The post-layout implementation results show that the proposed FFT processor is able to achieve up to 24 Gb/s throughput rate at 500MHz clock with a power consumption of 87mW and area of 0.64mm2.

原文English
主出版物標題Proceedings - 28th IEEE International System on Chip Conference, SOCC 2015
編輯Thomas Buchner, Danella Zhao, Karan Bhatia, Ramalingam Sridhar
發行者IEEE Computer Society
頁面44-48
頁數5
ISBN(電子)9781467390934
DOIs
出版狀態Published - 12 2月 2016
事件28th IEEE International System on Chip Conference, SOCC 2015 - Beijing, China
持續時間: 8 9月 201511 9月 2015

出版系列

名字International System on Chip Conference
2016-February
ISSN(列印)2164-1676
ISSN(電子)2164-1706

Conference

Conference28th IEEE International System on Chip Conference, SOCC 2015
國家/地區China
城市Beijing
期間8/09/1511/09/15

指紋

深入研究「A 802.15.3c/802.11ad compliant 24 Gb/s FFT processor for 60 GHz communication systems」主題。共同形成了獨特的指紋。

引用此