跳至主導覽
跳至搜尋
跳過主要內容
國立陽明交通大學研發優勢分析平台 首頁
English
中文
首頁
人員
單位
研究成果
計畫
獎項
活動
貴重儀器
影響
按專業知識、姓名或所屬機構搜尋
A 7.92 Gb/s 437.2 mW stochastic LDPC decoder chip for IEEE 802.15.3c applications
Xin Ru Lee, Chih-Lung Chen,
Hsie-Chia Chang
,
Chen-Yi Lee
電子研究所
研究成果
:
Article
›
同行評審
45
引文 斯高帕斯(Scopus)
總覽
指紋
指紋
深入研究「A 7.92 Gb/s 437.2 mW stochastic LDPC decoder chip for IEEE 802.15.3c applications」主題。共同形成了獨特的指紋。
排序方式
重量
按字母排序
Keyphrases
LDPC Decoder
100%
IEEE 802.15.3c
100%
Energy Efficiency
50%
Hardware Efficiency
50%
Variable Node
50%
90-nm CMOS Technology
25%
CMOS Process
25%
Code Rate
25%
Route Network
25%
Reconfigurable
25%
Supply Voltage
25%
Clock Generation
25%
Power Consumption
25%
Encoder
25%
Power Domain
25%
Clock Frequency
25%
High-throughput
25%
Reduced Complexity
25%
Gate Count
25%
Optimized Routing
25%
Parity Check Matrix
25%
Check Node Unit
25%
Delay-locked Loop
25%
Fully Parallel
25%
Measurement Uncertainty
25%
Matrix multiplication
25%
Track Prediction
25%
Information Generation
25%
Stochastic Arithmetic
25%
Chip Utilization
25%
Bypass Circuit
25%
Isolated Power System
25%
Permutation Method
25%
Engineering
Energy Efficiency
100%
Energy Conservation
100%
Nodes
100%
Supply Voltage
50%
Code Rate
50%
Electric Power Utilization
50%
Clock Frequency
50%
Data Rate
50%
Critical Path
50%
Network Routing
50%
Parity Check Matrix
50%
Check Node
50%
Multiple Code
50%
Delay Lock Loops
50%
Measurement Uncertainty
50%
Test Environment
50%
Computer Science
Energy Efficiency
100%
Computer Hardware
100%
Network Routing
50%
Supply Voltage
50%
Power Consumption
50%
High Throughput
50%
Critical Path
50%
Parity Check Matrix
50%
Clock Frequency
50%
Test Environment
50%