摘要
This paper presents a sigma-delta (Σ △) analog-todigital converter (ADC) for the extended bandwidth asymmetric digital subscriber line application (ADSL2+). The core of the ADC is a cascaded 2-1-1 Σ△ modulator that employs a resonator-based topology in the first stage, three tri-level quantizers, and two different pairs of reference voltages. As shown in the experimental result, for a 2.2 MHz signal bandwidth, the ADC achieves a dynamic range of 86 dB and a peak signal-to-noise and distortion ratio (SNDR) of 78 dB with an oversampling ratio of 16. It is implemented in a 0.25-μm CMOS technology, in a 2.4mm2 active area including decimation filter and reference voltage buffers, and dissipates 180 mW from a 2.5-V power supply.
原文 | English |
---|---|
頁面 | 59-62 |
頁數 | 4 |
DOIs | |
出版狀態 | Published - 2006 |
事件 | 2006 IEEE Asian Solid-State Circuits Conference, ASSCC 2006 - Hangzhou, 中國 持續時間: 13 11月 2006 → 15 11月 2006 |
Conference
Conference | 2006 IEEE Asian Solid-State Circuits Conference, ASSCC 2006 |
---|---|
國家/地區 | 中國 |
城市 | Hangzhou |
期間 | 13/11/06 → 15/11/06 |