A 11.5-Gbps LDPC decoder based on CP-PEG code construction

Chih Lung Chen*, Kao Shou Lin, Hsie-Chia Chang, Wai-Chi Fang, Chen-Yi Lee

*此作品的通信作者

    研究成果: Conference contribution同行評審

    18 引文 斯高帕斯(Scopus)

    摘要

    In this paper, a LDPC decoder chip based on CP-PEG code construction is presented. The (2048, 1920) irregular LDPC code generated by CP-PEG algorithm has better performance than other PEG-based codes; however, the large check node degrees introduced by high code-rate 15/16 become the implementation bottleneck. To design such a high code-rate LDPC decoder, our approach features variable-node-centric sequential scheduling to reduce iteration number, single piplelined decoder architecture to lessen the message storage memory size, as well as optimized check node unit to further compress the register number. Overall 73% message storage memory is saved as compared with traditional architecture. Fabricated in 90nm 1P9M CMOS technology, a test deocder chip could achieve maximum 11.5 Gbps throughput under 1.4V supply voltage with core area of 2.7 × 1.4 mm2. The energy efficiency is only 0.033 nJ/bit with 5.77 Gbps at 0.8V to meet IEEE 802.15.3c requirements.

    原文English
    主出版物標題ESSCIRC 2009 - Proceedings of the 35th European Solid-State Circuits Conference
    頁面412-415
    頁數4
    DOIs
    出版狀態Published - 1 12月 2009
    事件35th European Solid-State Circuits Conference, ESSCIRC 2009 - Athens, Greece
    持續時間: 14 9月 200918 9月 2009

    出版系列

    名字ESSCIRC 2009 - Proceedings of the 35th European Solid-State Circuits Conference

    Conference

    Conference35th European Solid-State Circuits Conference, ESSCIRC 2009
    國家/地區Greece
    城市Athens
    期間14/09/0918/09/09

    指紋

    深入研究「A 11.5-Gbps LDPC decoder based on CP-PEG code construction」主題。共同形成了獨特的指紋。

    引用此