TY - JOUR
T1 - The Serial Commutator FFT
AU - Garrido, Mario
AU - Huang, Shen Jui
AU - Chen, Sau-Gee
AU - Gustafsson, Oscar
N1 - Publisher Copyright:
© 2004-2012 IEEE.
PY - 2016/10
Y1 - 2016/10
N2 - This brief presents a new type of fast Fourier transform (FFT) hardware architectures called serial commutator (SC) FFT. The SC FFT is characterized by the use of circuits for bit-dimension permutation of serial data. The proposed architectures are based on the observation that, in the radix-2 FFT algorithm, only half of the samples at each stage must be rotated. This fact, together with a proper data management, makes it possible to allocate rotations only every other clock cycle. This allows for simplifying the rotator, halving the complexity with respect to conventional serial FFT architectures. Likewise, the proposed approach halves the number of adders in the butterflies with respect to previous architectures. As a result, the proposed architectures use the minimum number of adders, rotators, and memory that are necessary for a pipelined FFT of serial data, with 100% utilization ratio.
AB - This brief presents a new type of fast Fourier transform (FFT) hardware architectures called serial commutator (SC) FFT. The SC FFT is characterized by the use of circuits for bit-dimension permutation of serial data. The proposed architectures are based on the observation that, in the radix-2 FFT algorithm, only half of the samples at each stage must be rotated. This fact, together with a proper data management, makes it possible to allocate rotations only every other clock cycle. This allows for simplifying the rotator, halving the complexity with respect to conventional serial FFT architectures. Likewise, the proposed approach halves the number of adders in the butterflies with respect to previous architectures. As a result, the proposed architectures use the minimum number of adders, rotators, and memory that are necessary for a pipelined FFT of serial data, with 100% utilization ratio.
KW - Fast Fourier transform (FFT)
KW - pipelined architecture
KW - serial commutator (SC)
UR - http://www.scopus.com/inward/record.url?scp=84989315848&partnerID=8YFLogxK
U2 - 10.1109/TCSII.2016.2538119
DO - 10.1109/TCSII.2016.2538119
M3 - Article
AN - SCOPUS:84989315848
SN - 1549-7747
VL - 63
SP - 974
EP - 978
JO - IEEE Transactions on Circuits and Systems I: Regular Papers
JF - IEEE Transactions on Circuits and Systems I: Regular Papers
IS - 10
M1 - 7425187
ER -