Real time ultra HD motion estimation processor with fine grained interleaved scheduling for HEVC

Chih Chung Fang, I. Wen Chen, Yun Xiang Yang, Tian-Sheuan Chang

Research output: Contribution to journalArticlepeer-review

Abstract

This paper presents a motion estimation design with an interleaved scheduling structure to relieve high dependency penalty and improve hardware utilization. The interleaved structure uses a fine grained hardware scheduling by decomposing the whole ME into SAD/SATD/interpolation filter units such that multiple prediction units without dependency can be executed at the same time. This fine grained scheduling can help reduce the overall execution time and hardware cost. The proposed design costs 422.9K logic gates and 22.736 Kbytes of on-chip memory under TSMC 90nm CMOS process for 4Kx2K 30fps video at 270MHz operation frequency.

Original languageEnglish
Pages (from-to)185-194
Number of pages10
JournalInternational Journal of Electrical Engineering
Volume24
Issue number5
DOIs
StatePublished - 1 Oct 2017

Keywords

  • Hardware design
  • HEVC
  • Motion estimation

Fingerprint

Dive into the research topics of 'Real time ultra HD motion estimation processor with fine grained interleaved scheduling for HEVC'. Together they form a unique fingerprint.

Cite this