Abstract
In this work, we have successfully demonstrated the feasibility of a method, which relies solely on I-line-based lithography, for fabricating sub- 100nm tri-gated junctionless (JL) poly-Si nanowire (NW) transistors. This method employs sidewall spacer etching and photoresist (PR) trimming techniques to shrink the channel length and width, respectively. With this approach, channel length and width down to 90 and 93nm, respectively, are achieved in this work. The fabricated devices exhibit superior device characteristics with low subthreshold swing of 285mV/dec and on/off current ratio larger than 10 7.
Original language | English |
---|---|
Article number | 04EA01 |
Journal | Japanese journal of applied physics |
Volume | 53 |
Issue number | 4 SPEC. ISSUE |
DOIs | |
State | Published - Apr 2014 |