ESD-aware circuit design in CMOS integrated circuits to meet system-level ESD specification in microelectronic systems

Ming-Dou Ker*

*Corresponding author for this work

    Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

    2 Scopus citations

    Abstract

    Circuit solution for system-level electrostatic discharge (ESD) protection is presented in this invited talk. To prevent the microelectronic system frozen at the malfunction or upset states after system-level ESD test, on-chip ESD-aware circuit in CMOS ICs should be built to rescue itself from the unknown states for returning normal system operation. A novel concept of transient-to-digital converter is innovatively provided to detect the fast electrical transients during the system-level ESD events. The output digital thermometer codes of the transient-to-digital converter can correspond to the different ESD voltages during system-level ESD tests. The proposed solution has been applied in some display panels to automatically recover the system operations after system-level ESD test.

    Original languageEnglish
    Title of host publication2011 IEEE International Conference of Electron Devices and Solid-State Circuits, EDSSC 2011
    DOIs
    StatePublished - 1 Dec 2011
    Event2011 IEEE International Conference of Electron Devices and Solid-State Circuits, EDSSC 2011 - Tianjin, China
    Duration: 17 Nov 201118 Nov 2011

    Publication series

    Name2011 IEEE International Conference of Electron Devices and Solid-State Circuits, EDSSC 2011

    Conference

    Conference2011 IEEE International Conference of Electron Devices and Solid-State Circuits, EDSSC 2011
    Country/TerritoryChina
    CityTianjin
    Period17/11/1118/11/11

    Fingerprint

    Dive into the research topics of 'ESD-aware circuit design in CMOS integrated circuits to meet system-level ESD specification in microelectronic systems'. Together they form a unique fingerprint.

    Cite this