Electrostatic discharge protection scheme without leakage current path for CMOS IC operating in power-down-mode condition on a system board

Kun Hsien Lin, Ming-Dou Ker*

*Corresponding author for this work

    Research output: Contribution to journalArticlepeer-review

    Abstract

    A new design on the electrostatic discharge (ESD) protection scheme for CMOS IC operating in power-down-mode condition is proposed. By adding a VDD_ESD bus line and diodes, the new proposed ESD protection scheme can block the leakage current from I/O pin to VDD power line to avoid malfunction during power-down-mode operating condition. During normal circuit operating condition, the new proposed ESD protection schemes have no leakage path to interfere with the normal circuit functions. The whole-chip ESD protection design can be achieved by insertion of ESD clamp circuits between VSS power line and both VDD power line and VDD ESD bus line. Experimental results have verified that the human-body-model (HBM) ESD level of this new scheme can be greater than 7.5 kV in a 0.35-μm silicided CMOS process. Furthermore, output-swing improvement circuit is proposed to achieve the full swing of output voltage level during normal circuit operating condition.

    Original languageEnglish
    Pages (from-to)301-310
    Number of pages10
    JournalMicroelectronics Reliability
    Volume46
    Issue number2-4
    DOIs
    StatePublished - 1 Feb 2006

    Fingerprint

    Dive into the research topics of 'Electrostatic discharge protection scheme without leakage current path for CMOS IC operating in power-down-mode condition on a system board'. Together they form a unique fingerprint.

    Cite this