Design on the turn-on efficient power-rail ESD clamp circuit with stacked polysilicon diodes

Ming-Dou Ker, Tung Yan Chen

    Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

    3 Scopus citations

    Abstract

    A novel power-rail ESD clamp circuit design by using stacked polysilicon diodes to trigger ESD protection device is proposed to achieve excellent on-chip ESD protection. Design methodology of this novel ESD clamp circuit has been derived in detail. Some controlled factors in the novel ESD clamp circuit can be exactly calculated to design a suitable ESD clamp circuit for different power supply applications. By adding this efficient power-rail ESD clamp circuit, the HBM ESD level of a CMOS IC product has been successfully improved from the original /spl sim/200 V to become /spl ges/3 kV.

    Original languageEnglish
    Title of host publicationISCAS 2001 - 2001 IEEE International Symposium on Circuits and Systems, Conference Proceedings
    Pages758-761
    Number of pages4
    DOIs
    StatePublished - 1 Dec 2001
    Event2001 IEEE International Symposium on Circuits and Systems, ISCAS 2001 - Sydney, NSW, Australia
    Duration: 6 May 20019 May 2001

    Publication series

    NameISCAS 2001 - 2001 IEEE International Symposium on Circuits and Systems, Conference Proceedings
    Volume4

    Conference

    Conference2001 IEEE International Symposium on Circuits and Systems, ISCAS 2001
    Country/TerritoryAustralia
    CitySydney, NSW
    Period6/05/019/05/01

    Fingerprint

    Dive into the research topics of 'Design on the turn-on efficient power-rail ESD clamp circuit with stacked polysilicon diodes'. Together they form a unique fingerprint.

    Cite this