Abstract
This paper proposes an all-digital fast-locking pulsewidth-control circuit with programmable duty-cycle. In comparison with prior art, our use of two delay lines and a time-to-digital detector allows the pulsewidth-control circuit to operate over a wide frequency range with fewer delay cells, while maintaining the same level of accuracy. This study presents a new duty-cycle setting circuit that calculates the desired output duty cycle without the need for a look-up table. Results show that the proposed circuit performs well for an input operating frequency ranging from 200 to 600MHz, and an input duty cycle ranging from 30 to 70%. It achieves a programmable output duty cycle ranging from 31.25 to 68.75% in increments of 6.25%.
Original language | English |
---|---|
Pages | 305-308 |
Number of pages | 4 |
DOIs | |
State | Published - 1 Dec 2012 |
Event | 2012 IEEE Asian Solid-State Circuits Conference, A-SSCC 2012 - Kobe, Japan Duration: 12 Nov 2012 → 14 Nov 2012 |
Conference
Conference | 2012 IEEE Asian Solid-State Circuits Conference, A-SSCC 2012 |
---|---|
Country/Territory | Japan |
City | Kobe |
Period | 12/11/12 → 14/11/12 |
Keywords
- Fast-locking
- programmable duty cycle
- pulse-width control circuit