Delay-line based fast-locking all-digital pulsewidth-control circuit with programmable duty cycle

Jun Ren Su, Te Wen Liao, Chung-Chih Hung

Research output: Contribution to conferencePaperpeer-review

9 Scopus citations

Abstract

This paper proposes an all-digital fast-locking pulsewidth-control circuit with programmable duty-cycle. In comparison with prior art, our use of two delay lines and a time-to-digital detector allows the pulsewidth-control circuit to operate over a wide frequency range with fewer delay cells, while maintaining the same level of accuracy. This study presents a new duty-cycle setting circuit that calculates the desired output duty cycle without the need for a look-up table. Results show that the proposed circuit performs well for an input operating frequency ranging from 200 to 600MHz, and an input duty cycle ranging from 30 to 70%. It achieves a programmable output duty cycle ranging from 31.25 to 68.75% in increments of 6.25%.

Original languageEnglish
Pages305-308
Number of pages4
DOIs
StatePublished - 1 Dec 2012
Event2012 IEEE Asian Solid-State Circuits Conference, A-SSCC 2012 - Kobe, Japan
Duration: 12 Nov 201214 Nov 2012

Conference

Conference2012 IEEE Asian Solid-State Circuits Conference, A-SSCC 2012
Country/TerritoryJapan
CityKobe
Period12/11/1214/11/12

Keywords

  • Fast-locking
  • programmable duty cycle
  • pulse-width control circuit

Fingerprint

Dive into the research topics of 'Delay-line based fast-locking all-digital pulsewidth-control circuit with programmable duty cycle'. Together they form a unique fingerprint.

Cite this