TY - JOUR
T1 - CORDIC-based architecture with channel state information for OFDM baseband receiver
AU - Peng, Chia Sheng
AU - Chuang, Yuan Shin
AU - Wen, Kuei-Ann
PY - 2005/5/1
Y1 - 2005/5/1
N2 - An efficient architecture for OFDM baseband receiver based on coordinate rotation digital computer (CORDIC) algorithm is proposed with channel state information (CSI). Two dual-mode CORDIC modules are designed for synchronization and equalization. A modified demapping method using CSI helps to provide sub-channel status, and therefore decreases packet error rates especially for some sub-channels with extremely low SNR. A combined algorithm suitable for CORDIC is proposed for not only estimate and compensation of channels but synchronization for carrier frequency offset and sampling clock offset. Allocation, timing analysis and complexity for all functional blocks in the receiver are proposed, including front-end processing, FFT, inner receiver, and outer receiver. Complete tests for packet error rate are simulated under an integrated platform considering of RF front-end non-ideal parameters, filters, quantization, and channel models. Simulation results of practical circuits on A WGN and channel models are presented and prove the improvement of the receiver. The design occupies about 424k equivalent gate count and 7.3 mm2 core size in 0.18-μm CMOS.
AB - An efficient architecture for OFDM baseband receiver based on coordinate rotation digital computer (CORDIC) algorithm is proposed with channel state information (CSI). Two dual-mode CORDIC modules are designed for synchronization and equalization. A modified demapping method using CSI helps to provide sub-channel status, and therefore decreases packet error rates especially for some sub-channels with extremely low SNR. A combined algorithm suitable for CORDIC is proposed for not only estimate and compensation of channels but synchronization for carrier frequency offset and sampling clock offset. Allocation, timing analysis and complexity for all functional blocks in the receiver are proposed, including front-end processing, FFT, inner receiver, and outer receiver. Complete tests for packet error rate are simulated under an integrated platform considering of RF front-end non-ideal parameters, filters, quantization, and channel models. Simulation results of practical circuits on A WGN and channel models are presented and prove the improvement of the receiver. The design occupies about 424k equivalent gate count and 7.3 mm2 core size in 0.18-μm CMOS.
KW - Channel state information
KW - CORDIC
KW - OFDM
KW - Wireless LAN
UR - http://www.scopus.com/inward/record.url?scp=24044552010&partnerID=8YFLogxK
U2 - 10.1109/TCE.2005.1467979
DO - 10.1109/TCE.2005.1467979
M3 - Article
AN - SCOPUS:24044552010
SN - 0098-3063
VL - 51
SP - 403
EP - 412
JO - IEEE Transactions on Consumer Electronics
JF - IEEE Transactions on Consumer Electronics
IS - 2
ER -