TY - JOUR
T1 - An efficient two-phase ILP-based algorithm for precise CMOS RFIC layout generation
AU - Tseng, Tsun Ming
AU - Li, Bing
AU - Yeh, Ching Feng
AU - Jhan, Hsiang Chieh
AU - Tsai, Zuo-Min
AU - Lin, Po-Hung
AU - Schlichtmann, Ulf
N1 - Publisher Copyright:
© 2016 IEEE.
PY - 2017/8
Y1 - 2017/8
N2 - With advancing process technologies and booming Internet of Things markets, millimeter-wave CMOS RFICs have evolved rapidly and been widely applied in recent years. The performance of CMOS RFICs is very sensitive to the chip layout, and a tiny variation of the microstrip length can cause a large impact to the circuit performance. This results in a time-consuming tuning process including much simulation effort for chip design, which becomes the major bottleneck for time to market. This paper introduces a progressive integer-linearprogramming- based method consisting of two phases: 1) global layout generation and 2) iterative validation. In the global layout generation phase, we focus on the most critical constraints such as layout planarity and device connection relations to determine the topology of the final design. This provides a basis for constructing the accurate model in the iterative validation phase. The layouts generated by applying our method can satisfy very stringent routing requirements of microstrip lines, including spacing/noncrossing rules, precise length, and bend number minimization, within a given layout area. The resulting RFIC layouts excel in both performance and area with much fewer bends compared with the simulation-tuning based manual layout, while the layout generation time is significantly reduced from weeks to a few minutes.
AB - With advancing process technologies and booming Internet of Things markets, millimeter-wave CMOS RFICs have evolved rapidly and been widely applied in recent years. The performance of CMOS RFICs is very sensitive to the chip layout, and a tiny variation of the microstrip length can cause a large impact to the circuit performance. This results in a time-consuming tuning process including much simulation effort for chip design, which becomes the major bottleneck for time to market. This paper introduces a progressive integer-linearprogramming- based method consisting of two phases: 1) global layout generation and 2) iterative validation. In the global layout generation phase, we focus on the most critical constraints such as layout planarity and device connection relations to determine the topology of the final design. This provides a basis for constructing the accurate model in the iterative validation phase. The layouts generated by applying our method can satisfy very stringent routing requirements of microstrip lines, including spacing/noncrossing rules, precise length, and bend number minimization, within a given layout area. The resulting RFIC layouts excel in both performance and area with much fewer bends compared with the simulation-tuning based manual layout, while the layout generation time is significantly reduced from weeks to a few minutes.
KW - Circuit optimization
KW - Integer linear programming
KW - Layout
KW - Physical design
KW - Radiofrequency integrated circuits
UR - http://www.scopus.com/inward/record.url?scp=85025805890&partnerID=8YFLogxK
U2 - 10.1109/TCAD.2016.2629445
DO - 10.1109/TCAD.2016.2629445
M3 - Article
AN - SCOPUS:85025805890
SN - 0278-0070
VL - 36
SP - 1313
EP - 1326
JO - IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
JF - IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
IS - 8
M1 - 7745860
ER -