A generalized methodology for low-error and area-time efficient fixed-width booth multipliers

Min An Song*, Lan-Da Van, Ting Chun Huang, Sy Yen Kuo

*Corresponding author for this work

Research output: Contribution to journalConference articlepeer-review

5 Scopus citations

Abstract

In this paper, we extend our generalized methodology for designing a lower-error and area-time efficient 2's-complement fixed-width Booth multiplier that receives two n-bit numbers and produces an n-bit product. The generalized methodology involving three steps results in several better error-compensation biases. These better error-compensation biases can be mapped to low-error fixed-width Booth multipliers suitable for VLSI implementation. Finally, we successfully apply the proposed fixed-width Booth multipliers to speech signal processing. The simulation results show that the performance is superior to that using the direct-truncation fixed-width Booth multiplier.

Original languageEnglish
Pages (from-to)I9-I12
JournalMidwest Symposium on Circuits and Systems
Volume1
DOIs
StatePublished - 2004
EventThe 2004 47th Midwest Symposium on Circuits and Systems - Conference Proceedings - Hiroshima, Japan
Duration: 25 Jul 200428 Jul 2004

Fingerprint

Dive into the research topics of 'A generalized methodology for low-error and area-time efficient fixed-width booth multipliers'. Together they form a unique fingerprint.

Cite this