Abstract
This letter proposes a fully integrated step-down switched-capacitor (SC) DC-DC converter using 0.18-mu m CMOS technology for system-on-chip applications. The proposed stepdown switched-capacitor DC-DC converter used two control mechanisms: the switch array modulation technique to regulate the output voltage and the voltage ripple modulation technique to adjust the output voltage ripple of the converter as the loading current varied. As a result, the proposed converter could generate a regulated output voltage with low voltage ripple. The converter core performed at conversion ratios of 1/3 and 1/2 under an input voltage of 1.8 V. The measurement results on 180-nm technology showed that the proposed fully integrated step-down switched-capacitor DC-DC converter could achieve a peak power conversion efficiency of 74.1% and maintain power conversion efficiency at levels over 70% within loading ranges between 1.4 and 5 mA. The output voltage ripple was controlled at levels under 63.4 mV within a loading current ranging between 0.1 and 5 mA.
Original language | English |
---|---|
Pages (from-to) | 1649-1653 |
Number of pages | 5 |
Journal | IEEE Transactions on Circuits and Systems I: Regular Papers |
Volume | 67 |
Issue number | 9 |
DOIs | |
State | Published - Sep 2020 |
Event | 3rd International Symposium on Integrated Circuits and Systems (ISICAS) - Duration: 27 Aug 2020 → 28 Aug 2020 |
Keywords
- Voltage ripple modulation
- switch array modulation
- switched-capacitor DC-DC converter