Keyphrases
90-nm CMOS Technology
35%
Area-efficient
41%
BCH Decoder
15%
Berlekamp-Massey Algorithm
10%
Block Size
12%
Clock Frequency
12%
CMOS Process
22%
Code Rate
23%
Codec
15%
Codeword
19%
Countermeasure Circuit
10%
Cryptographic Processor
23%
Decoder
100%
Decoder Implementation
13%
Differential Power Analysis
10%
Dual-field
15%
Elliptic Curve Cryptography
21%
Encoder-decoder Architecture
24%
Energy Efficiency
19%
Error Correction Capability
11%
Flash Application
15%
Gate Count
25%
Gbps
15%
Hardware Complexity
13%
Hardware Cost
12%
Hardware Efficiency
13%
High Code Rate
14%
IEEE 802.15.3c
10%
Interleaver
13%
LDPC Codes
18%
LDPC Decoder
34%
Low Power
18%
Low-density Parity-check Codes
30%
Low-density Parity-check Convolutional Codes (LDPC-CCs)
21%
LT Codes
15%
NAND Flash
16%
NAND Flash Memory
11%
Non-binary LDPC Codes
12%
Parallel Architecture
15%
Power Consumption
25%
Radix-4
15%
Reconfigurable
21%
Reed-Solomon
20%
Reed-Solomon Decoder
27%
Ripple Height
10%
RS Encoder
14%
Trellis
16%
Turbo Decoder
35%
Variable Node
11%
Viterbi Decoder
18%
Engineering
Blocklength
10%
Capacitive
8%
Check Node
10%
Clock Frequency
8%
Code Rate
29%
Coding Gain
11%
Convergence Speed
9%
Convolutional Code
14%
Critical Path
13%
Cyclic Code
9%
Data Rate
23%
Decoder Implementation
17%
Decoding Algorithm
18%
Decoding Complexity
7%
Decoding Performance
14%
Electric Power Utilization
32%
Energy Conservation
22%
Energy Dissipation
11%
Energy Efficiency
22%
Energy Engineering
8%
Error Compensation
7%
Evaluator
9%
Experimental Result
11%
Flash Memory
22%
Forward Error-Correction
9%
Frequency Operation
8%
Hardware Complexity
24%
Hardware Cost
13%
Input Symbol
9%
Interleaver
19%
Massey Berlekamp Algorithm
11%
Memory Access
10%
Modified atmosphere packaging
7%
Multiple Code
10%
Network Routing
7%
Nodes
14%
Oscillator
9%
Parallelism
8%
Parity Check Code
28%
Parity Check Matrix
9%
Performance Degradation
8%
Performance Loss
12%
Product Code
9%
Readout Circuit
7%
Side Channel Attack
9%
Simulation Result
25%
Supply Voltage
8%
System-on-Chip
9%
Test Result
10%
Wireless Communication
7%
Computer Science
Advanced Encryption Standard
10%
Clock Frequency
10%
Code Construction
8%
Computer Hardware
58%
Convolutional Code
25%
Critical Path
5%
Datapath
9%
Decoding Algorithm
7%
Decoding Performance
11%
Decoding Throughput
7%
Decryption
7%
Divider
6%
Elliptic Curve
21%
Elliptic curve scalar multiplication
6%
Energy Dissipation
7%
Energy Efficiency
23%
Energy Efficient
8%
Experimental Result
11%
Field Programmable Gate Arrays
7%
Flash Memory
22%
Forward Error Correction
8%
Gradient Descent
5%
Hardware Architecture
5%
Hardware Cost
15%
Hardware Implementation
7%
High Throughput
14%
Input Symbol
7%
low density parity check code
12%
low-density parity-check code
13%
Machine Learning
9%
Memory Access
7%
Memory System
9%
Message Passing
7%
min-sum algorithm
24%
Minimal Polynomial
9%
Network Routing
10%
Neural Network
6%
Optical Communication
6%
Parallel Architectures
21%
Parallelism
7%
Parity Check Matrix
13%
Performance Degradation
5%
Performance Loss
5%
Power Analysis
21%
Power Consumption
23%
radix-4
6%
Ring Oscillator
8%
Shifters
6%
Side Channel Attack
17%
Very large-scale integration (VLSI) architecture
6%